Title: Synchronization and delay estimation with sub-tick resolution
Abstract:We consider the problem of clock synchronization between a pair of nodes using round-trip communication where only the initiating node collects time stamps, and where no time stamps are exchanged. The...We consider the problem of clock synchronization between a pair of nodes using round-trip communication where only the initiating node collects time stamps, and where no time stamps are exchanged. These time stamps are the current timer values at the event of transmission or reception of a signal. Traditionally, the timer is modeled by a continuous function, i.e. as affine clock in case of asynchronism in clock skew and clock phase. In this work we deviate from the traditional model and propose a discrete-valued clock model, which is motivated by observations from real hardware. Employing the clock model allows us to find a new signaling model for round-trip time measurements, which enables us to simultaneously estimate clock skew, clock phase and propagation delay with a resolution below one clock tick period. Hence, we set a first step towards enabling high timing resolution with limited clock hardware.Read More
Publication Year: 2015
Publication Date: 2015-11-01
Language: en
Type: article
Indexed In: ['crossref']
Access and Citation
Cited By Count: 2
AI Researcher Chatbot
Get quick answers to your questions about the article from our AI researcher chatbot