Title: A sense and restore technique for multilevel DRAM
Abstract:A technique for storing and retrieving 2 b of data encoded as 4 voltage levels in a single DRAM memory cell is described. The 4 data levels and sense amplifier reference levels are created through sim...A technique for storing and retrieving 2 b of data encoded as 4 voltage levels in a single DRAM memory cell is described. The 4 data levels and sense amplifier reference levels are created through simple charge redistribution techniques on local bitlines. Memory cells, sense amplifiers, and wordline drivers identical to standard DRAM are employed. A SPICE simulation using a representative 16 M DRAM process model shows correct sense and restore operation, with accurate generation of reference levels. The capacity of DRAM chips can be doubled with the addition of multilevel support circuitry that occupies less than 20% of die area.Read More
Publication Year: 1996
Publication Date: 1996-07-01
Language: en
Type: article
Indexed In: ['crossref']
Access and Citation
Cited By Count: 21
AI Researcher Chatbot
Get quick answers to your questions about the article from our AI researcher chatbot