Title: MPSoC design of RT control applications based on FPGA SoftCore processors
Abstract: Field Programmable Gate Array (FPGA) based controller offer advantages such as high-speed complex functionality and low power consumption. According to the controller complexity, the FPGA design can be achieved by a Multiprocessor System on Chip (MPSoC) architectures with mixed Software/Hardware solutions. The aim of this paper is to design a full speed Real Time (RT) motor control drive algorithms for FPGA based MPSoC. To this purpose, a new approach is proposed to test controller design by implementing RT motor emulator linked to its controller drive in the same FPGA target. The gain with using this new approach is the ability to push past the operational limits of a specific environment and to test fault conditions that would otherwise be damaging or dangerous for a real motor. The developed MPSoC architectures consist of two and three SoftCore (MicroBlaze) processors that are linked by FIFO style communication. The implementation results, give an overview of MPSOC FPGA based controller benefits and illustrate the effect of interprocessor communication mode.
Publication Year: 2008
Publication Date: 2008-08-01
Language: en
Type: article
Indexed In: ['crossref']
Access and Citation
Cited By Count: 17
AI Researcher Chatbot
Get quick answers to your questions about the article from our AI researcher chatbot