Title: A monolithic 0.18 µm CMOS frequency synthesizer for WLAN 802.11a application
Abstract: Based on the transceiver architecture of WLAN 802.11a, the frequency plan of the RF transceiver is accomplished. A PLL (phase-locked loop)-type frequency synthesizer used for the system has been implemented in the standard 0.18-μm mixed-signal and RF 1P6M CMOS technology of SMIC. It integrates a VCO, a dual-modulus prescaler, PFD, a charge pump, a control logic, various digital counters and digital registers onto a single chip. With the help of the linear model of the loop, the design and optimization of the loop parameters are discussed in detailed. The measured results show that the locked range was 4096-4288 MHz and the phase noise could reach -117.3 dBc/Hz at 1 MHz offset from the carrier 4.154 GHz, the output power is about -3 dBm. The chip area is 0.675 mm×0.700 mm. The DC power consumption of the core part is about 24 mW under one 1.8-V supply.
Publication Year: 2011
Publication Date: 2011-03-01
Language: en
Type: article
Indexed In: ['crossref']
Access and Citation
Cited By Count: 1
AI Researcher Chatbot
Get quick answers to your questions about the article from our AI researcher chatbot