Title: Design and implementation of high speed reconfigurable NoC router
Abstract: In this paper, a high speed reconfigurable router has been designed and implemented. The proposed reconfigurable router the buffer slots are dynamically allocated which in turn increases the efficiency of the network with heavy loads. In the proposed router the depth of each buffer used in the inputs can be reconfigured at design time. The dynamic power consumption of the router is 5mW. Area and frequency analysis have been done. Also timing constraint has been improved making the router high speed reconfigurable router.
Publication Year: 2016
Publication Date: 2016-08-01
Language: en
Type: article
Indexed In: ['crossref']
Access and Citation
Cited By Count: 1
AI Researcher Chatbot
Get quick answers to your questions about the article from our AI researcher chatbot