Title: Pipelined operation of image capturing and processing chi-jeng chang, zen-yi huang, hsin-yen li, kai-ting hu, and wen-chih tseng
Abstract:This paper presents an Field Programmable gate Array (FPGA) integrated architecture to perform a pipelined operations of image capturing, convolution and sorting, which are usually done serially. When...This paper presents an Field Programmable gate Array (FPGA) integrated architecture to perform a pipelined operations of image capturing, convolution and sorting, which are usually done serially. When pixels serially coming from image sensor pile up a first n/spl times/n window, a convolution with selected coefficient of n/spl times/n matrix can be started to obtain a target image pixel. After the target image pixels pile up another n/spl times/n window again. Maheshwari sorting is performed and three values (max, mid, min) are obtained simultaneously, ready for next processing. Convolution and sorting help further filtering image noises, such as dark current noise and Fixed Pattern Noise (FPN) in CMOS image sensor. This is one of the main reasons that make the FPGA integrated image processing device demonstrate a higher image qualities. A faster capturing speed is also gained due to using hardware-oriented FPGA instead of ordinary software-programmed 8051 series microprocessor.Read More
Publication Year: 2005
Publication Date: 2005-09-09
Language: en
Type: article
Indexed In: ['crossref']
Access and Citation
Cited By Count: 4
AI Researcher Chatbot
Get quick answers to your questions about the article from our AI researcher chatbot