Title: A 15-b resolution 2-MHz Nyquist rate ΔΣ ADC in a 1-μm CMOS technology
Abstract:A high-resolution high-speed fourth-order cascaded /spl Delta//spl Sigma/ analog-to-digital converter, based on a 2-1-1 topology, is presented. The converter is implemented with fully differential swi...A high-resolution high-speed fourth-order cascaded /spl Delta//spl Sigma/ analog-to-digital converter, based on a 2-1-1 topology, is presented. The converter is implemented with fully differential switched capacitor circuits in a standard 1-/spl mu/m CMOS technology. The converter uses two symmetrical reference voltages of 1 V, and is driven by a single 48-MHz clock signal. With an oversampling ratio of only 24, the converter achieves a resolution of 91 dB, a peak SNR of 90 dB, and a peak SNDR of 85 dB at a Nyquist rate of 2 MHz after comb filtering. The power consumption of the converter is 230 mW, from a single 5-V supply voltage.Read More
Publication Year: 1998
Publication Date: 1998-07-01
Language: en
Type: article
Indexed In: ['crossref']
Access and Citation
Cited By Count: 80
AI Researcher Chatbot
Get quick answers to your questions about the article from our AI researcher chatbot