Title: A Low-Power 14-Bit 2MSample/s Pipelined ADC with On-Chip 32-bit Correction Processor
Abstract: A 14-Bit 2MSample/s pipelined analog-to-digital converter (ADC) has been implemented. High-speed/high-resolution is achieved through the combination of a pipelined ADC architecture with an on-chip 32-bit micro-controller for self-calibration. A low power dissipation of 250mW is achieved on a single 5v supply. Design techniques reduce digital cross-talk errors associated with combining a high-precision analog converter with a large digital function on one common substrate.
Publication Year: 1996
Publication Date: 1996-09-01
Language: en
Type: article
Access and Citation
AI Researcher Chatbot
Get quick answers to your questions about the article from our AI researcher chatbot